A Calibrated Memristor Model Implementation for an SR-Latch Based on CMOS-Memristor Technology

Martin Gavilanez, Silvana Guitarra

Producción científica: Capítulo del libro/informe/acta de congresoContribución a la conferenciarevisión exhaustiva

1 Cita (Scopus)

Resumen

An SR-Latch based on CMOS-memristor technol-ogy has been implemented in LT-spice, employing memristors calibrated with experimental data. Initially, we analyzed the electrical behavior of HfO_2 -based ReRAMs to acquire key parameters essential for calibrating the memristor model. This calibration process generates the inherent variability reported for these devices. After, we build an OR gate with two calibrated memristors that, according to the analysis, work under the logical principles that govern the OR gate operation. Finally, the SR-Latch was implemented at the circuit level in LTspice. The outputs demonstrate that the latch exhibited a high accuracy, which implies that the memristor's variability does not affect the desired operation.

Idioma originalInglés
Título de la publicación alojadaLASCAS 2024 - 15th IEEE Latin American Symposium on Circuits and Systems, Proceedings
EditorialInstitute of Electrical and Electronics Engineers Inc.
ISBN (versión digital)9798350381221
DOI
EstadoPublicada - 2024
Evento15th IEEE Latin American Symposium on Circuits and Systems, LASCAS 2024 - Punta del Este, Uruguay
Duración: 27 feb. 20241 mar. 2024

Serie de la publicación

NombreLASCAS 2024 - 15th IEEE Latin American Symposium on Circuits and Systems, Proceedings

Conferencia

Conferencia15th IEEE Latin American Symposium on Circuits and Systems, LASCAS 2024
País/TerritorioUruguay
CiudadPunta del Este
Período27/02/241/03/24

Huella

Profundice en los temas de investigación de 'A Calibrated Memristor Model Implementation for an SR-Latch Based on CMOS-Memristor Technology'. En conjunto forman una huella única.

Citar esto